



#### **Features:**

- Floating high-side driver in bootstrap operation to 600V
- Drives two N-channel MOSFETs or IGBTs in a half bridge configuration
- Outputs tolerant to negative transients
- Wide logic and low side gate driver supply voltage: 10V to 20V
- Logic input (HIN and LIN) 3.3V capability
- Schmitt triggered logic inputs with internal pull down
- Undervoltage lockout for high and low side drivers
- Extended temperature range:-40°C to +125°C

## **Description**

The TF2106 is a high voltage, high speed gate driver capable of driving N-channel MOSFETs and IGBTs in a half bridge configuration. Telefunken's high voltage process enables the TF2106's high side to switch to 600V in a bootstrap operation.

The TF2106 logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction.

The TF2106 is offered in 8-pin PDIP and 8-pin SOIC narrow package and operates over an extended -40  $^{\circ}$ C to +125  $^{\circ}$ C temperature range.





#### **Applications**

- DC-DC Converters
- AC-DC Inverters
- Motor Controls
- Class D Power Amplifiers

## **Ordering Information**

Year Year Week Week

| PART NUMBER | PACKAGE   | PACKING / Qty      | MARK              |
|-------------|-----------|--------------------|-------------------|
| TF2106-3AS  | PDIP-8    | Tube / 50          | TF2106<br>Lot ID  |
| TF2106-TAU  | SOIC-8(N) | Tube / 100         | YYWW<br>TF TF2126 |
| TF2106-TAH  | SOIC-8(N) | Tape & Reel / 2500 | TF2106<br>Lot ID  |

## **Typical Application**





# **Pin Diagrams**

High-Side and Low-Side Gate Driver



Top View: SOIC-8(N), PDIP-8

#### TF2106

# **Pin Descriptions**

| PIN NAME        | PIN DESCRIPTION                                                   |
|-----------------|-------------------------------------------------------------------|
| HIN             | Logic input for high-side gate driver output, in phase with HO    |
| LIN             | Logic input for low side gate driver output, out of phase with LO |
| COM             | Low-side return                                                   |
| LO              | Low-side gate drive output                                        |
| V <sub>CC</sub> | Low-side and logic fixed supply                                   |
| V <sub>s</sub>  | High-side floating supply return                                  |
| НО              | High-side gate drive output                                       |
| V <sub>B</sub>  | High-side floating supply                                         |

# **Functional Block Diagram**





# **Absolute Maximum Ratings (NOTE1)**

| $V_{B}$ - High side floating supply voltage0.3V to +624V $V_{S}$ - High side floating supply offset voltage $V_{B}$ -24V to $V_{B}$ +0.3V $V_{HO}$ - High side floating output voltage $V_{S}$ -0.3V to $V_{B}$ +0.3V dV $_{S}$ / dt - Offset supply voltage transient50 V/ns |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{cc}$ - Low side and logic fixed supply voltage0.3V to +24V $V_{LO}$ - Low side output voltage0.3V to $V_{cc}$ +0.3V $V_{IN}$ - Logic input voltage (HIN and LIN)0.3V to $V_{cc}$ +0.3V                                                                                    |
| $P_D$ - Package power dissipation at $T_A \le 25  ^{\circ}\text{C}$ SOIC-8                                                                                                                                                                                                    |

**NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| SOIC-8(N) Thermal Resistance (NOTE2)               |                  |
|----------------------------------------------------|------------------|
| $	heta_{JA}$                                       | 200°C/W          |
| PDIP-8Thermal Resistance (NOTE2)                   |                  |
| $	heta_{JA}$                                       | 125 °C/W         |
| T <sub>J</sub> - Junction operating temperature    | +150 °C          |
| T <sub>L</sub> - Lead temperature (soldering, 10s) | +300 °C          |
| T <sub>stg</sub> - Storage temperature range       | 55 °C to +150 °C |
|                                                    |                  |

**NOTE2** When mounted on a standard JEDEC 2-layer FR-4 board.

## **Recommended Operating Conditions**

| Symbol          | Parameter                                  | MIN                 | MAX                 | Unit |
|-----------------|--------------------------------------------|---------------------|---------------------|------|
| V <sub>B</sub>  | High side floating supply absolute voltage | V <sub>s</sub> + 10 | V <sub>s</sub> + 20 | V    |
| V <sub>s</sub>  | High side floating supply offset voltage   | (NOTE 3)            | 600                 | V    |
| V <sub>HO</sub> | High side floating output voltage          | V <sub>s</sub>      | V <sub>B</sub>      | V    |
| V <sub>CC</sub> | Low side and logic fixed supply voltage    | 10                  | 20                  | V    |
| V <sub>LO</sub> | Low side output voltage                    | СОМ                 | V <sub>cc</sub>     | V    |
| V <sub>IN</sub> | Logic input voltage                        | СОМ                 | V <sub>cc</sub>     | V    |
| T <sub>A</sub>  | Ambient temperature                        | -40                 | 125                 | °C   |

**NOTE3** Logic operational for  $V_s$  of -5 V to +600 V. Logic state held for  $V_s$  of -5 V to - $V_{RS}$ 



#### **DC Electrical Characteristics (NOTE4)**

 $V_{BIAS}(V_{CC}, V_{BS}) = 15V$ , and  $T_A = 25$  °C unless otherwise specified.

| Symbol              | Parameter                                                     | Conditions                               | MIN | TYP  | MAX | Unit  |
|---------------------|---------------------------------------------------------------|------------------------------------------|-----|------|-----|-------|
| V <sub>IH</sub>     | Logic "1" input voltage                                       | V 10V+- 20V                              | 2.5 |      |     |       |
| V <sub>IL</sub>     | Logic "0" input voltage                                       | $V_{cc} = 10 \text{ V to } 20 \text{ V}$ |     |      | 0.6 |       |
| V <sub>OH</sub>     | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | $I_0 = 2mA$                              |     | 0.05 | 0.2 | - V   |
| V <sub>OL</sub>     | Low level output voltage, V <sub>o</sub>                      | $I_0 = 2mA$                              |     | 0.02 | 0.1 | 1     |
| I <sub>LK</sub>     | Offset supply leakage current                                 | VB = VS = 600V                           |     |      | 50  |       |
| I <sub>BSQ</sub>    | Quiescent V <sub>BS</sub> supply current                      | V <sub>IN</sub> = 0V or 5V               | 20  | 75   | 130 |       |
| I <sub>ccq</sub>    | Quiescent V <sub>CC</sub> supply current                      | V <sub>IN</sub> = 0V or 5V               | 60  | 120  | 180 | μΑ    |
| I <sub>IN+</sub>    | Logic "1" input bias current                                  | V <sub>IN</sub> = 5V                     |     | 5    | 20  |       |
| I <sub>IN-</sub>    | Logic "0" input bias current                                  | V <sub>IN</sub> = 0V                     |     |      | 2.0 |       |
| $V_{BSUV}$          | $V_{BS}$ supply under-voltage positive going threshold        |                                          | 8.0 | 8.9  | 9.8 |       |
| $V_{BSUV}$          | $V_{BS}$ supply under-voltage negative going threshold        |                                          | 7.4 | 8.2  | 9.0 | V     |
| $V_{\text{CCUV+}}$  | $V_{CC}$ supply under-voltage positive going threshold        |                                          | 8.0 | 8.9  | 9.8 | V     |
| V <sub>CCUV</sub> - | V <sub>CC</sub> supply under-voltage negative going threshold |                                          | 7.4 | 8.2  | 9.0 | 1     |
| V <sub>CCUVH</sub>  |                                                               |                                          |     |      |     |       |
| V <sub>BSUVH</sub>  | Hysteresis                                                    |                                          | 0.3 | 0.7  |     | V     |
| I <sub>O+</sub>     | Output high short circuit pulsed current                      | $V_0 = 0V$ ,<br>PW $\leq 10 \mu s$       | 130 | 290  |     |       |
| I <sub>O-</sub>     | Output low short circuit pulsed current                       | $V_0 = 15V$ ,<br>PW $\leq 10 \ \mu s$    | 270 | 600  |     | mA mA |

**NOTE4** The  $V_{NL}$ ,  $V_{Th}$ ,  $I_{NL}$  parameters are referenced to COM and are applicable to the two logic input pins: HIN and LIN. The  $V_0$  and  $I_0$  parameters are referenced to COM and are applicable to the respective output pins: HO and LO.

#### **AC Electrical Characteristics**

 $V_{BIAS}(V_{CC}, V_{BS}) = 15V$ ,  $C_L = 1000$  pF, and  $T_A = 25$  °C unless otherwise specified.

| Symbol           | Parameter                  | Conditions                   | MIN | TYP | MAX | Unit |
|------------------|----------------------------|------------------------------|-----|-----|-----|------|
| t <sub>on</sub>  | Turn-on propagation delay  | $V_S = 0V$                   |     | 220 | 300 |      |
| t <sub>OFF</sub> | Turn-off propagation delay | V <sub>s</sub> = 0 V or 600V |     | 200 | 280 |      |
| t <sub>DM</sub>  | Delay matching             |                              |     | 0   | 30  | ns   |
| t <sub>r</sub>   | Turn-on rise time          | $V_S = 0V$                   |     | 100 | 220 |      |
| t <sub>f</sub>   | Turn-off fall time         |                              |     | 35  | 80  |      |

# **Timing Waveforms**



Figure 1. Input / Output Timing Diagram



Figure 2. Delay Matching Waveform Definitions



Figure 3. Switching Time Waveform Definitions

## **Package Dimensions (SOIC-8N)**

Please contact support@tfsemi.com for package availability.



NOTES: UNLESS OTHERWISE SPECIFIED

1. REFERENCE JEDEC REGISTRATION MS-012, VARIATION AA.

CONTROLLING DIMENSION IS MILLIMETER
VALUES IN [ ] ARE INCHES
DIMENSIONS IN ( ) FOR REFERENCE ONLY



# **Package Dimensions (PDIP-8)**

Please contact support@tfsemi.com for package availability.





## Notes

### **Important Notice**

TF Semiconductor Solutions (TFSS) PRODUCTS ARE NEITHER DESIGNED NOR INTENDED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS UNLESS THE SPECIFIC TFSS PRODUCTS ARE SPECIFICALLY DESIGNATED BY TFSS FOR SUCH USE. BUYERS ACKNOWLEDGE AND AGREE THAT ANY SUCH USE OF TFSS PRODUCTS WHICH TFSS HAS NOT DESIGNATED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS IS SOLELY AT THE BUYER'S RISK.

TFSS assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using TFSS products.

Resale of TFSS products or services with statements different from or beyond the parameters stated by TFSS for that product or service voids all express and any implied warranties for the associated TFSS product or service. TFSS is not responsible or liable for any such statements.

©2014 TFSS. All Rights Reserved. Information and data in this document are owned by TFSS wholly and may not be edited, reproduced, or redistributed in any way without the express written consent from TFSS.

For additional information please contact support@tfsemi.com or visit www.tfsemi.com